## Lab5 Final Lab Description

Jiahao Chen <u>tobychen@bu.edu</u> Xinran Zhang zhangxr@bu.edu

In this final lab, we modified the components we created in Lab5 milestone and managed to complete the full single cycle datapath. It has the ability to complete add, and, or, cbz, sub, movk, stur, ldur and b(unconditional branch) operation.

program\_counter: We changed the offset and PC mux we used in first milestone. Now we use Uncondbranch flag and Branch flag generated by Control Unit and the Zero flag generated by ALU to replace the PC mux we used before. Also we directly use instruction[20:0] or instruction[20:5] and extend to 64 bit, and regard this as offset we used in first milestone. In order to be able to start PC from 0, we use PCmid to calculate the value of next PC at posedge clk and give this value to PC at negedge clk.

instruction\_emory: We didn't change much in instruction memory. The only place we changed is the section where we fill the instruction memory. Now we have these instructions shown below. The idea is that we can use these instructions to test every operation in order to find out every single mistake that we may make.

control\_unit: Our control unit followed the idea on the datapath ppt that our professor gave us. This component get the instruction and output a variety of control unit based on the instruction opcode, which is the first 11 bits.

reg2\_mux: In this component, we use the different part of instruction as the name of registers. However, our component is kind of unique because we assign all of the three names of registers in the same time. We do this because we do not want one more block to do the other two assign operation.

register\_file: We basically didn't change anything in register file.

alu\_mux: This mux is the same as the one on ppt. It decides whether the output is the signed extension of instruction[20:10] or the data read from Register[ReadSelect2]. The instruction[20:10] is usually an immediate or offset from the base register. But one thing that is different is that we integrated the sign extend in this operation.

alu\_unit: We didn't change much in this section. One place we changed is that we used a different always block to determine the Zero flag.

data\_memory: We didn't change anything in data memory. It's the same as the last one.

data\_mux: This mux is the same as the one on ppt. It decides whether the output is ALU's output or the data read from data memory.

movk: We used a very simple way to complete movk operation. Since it loads a 16 bits number and keep the rest of the bits in Register, we simply used concave to do this. The first 48 bits of the value read from Register[ReadSelect2] concaved with the 16 bits number given from instruction. We then write this number to Register[WriteSelect] and in this case, WriteSelect=ReadSelect2. This is the result of the movk operation. However, since we use the Register[ReadSelect2] and write to Register[WriteSelect], we need a mux to determine if we should use the output from the data\_mux or the movk. And we added this mux in this section using if-else if.

The waveform that indicates our datapath successfully operated all the instruction shown above is here:

